BPM Microsystems’ cutting-edge technology to be displayed at DESIGN West 2013
HOUSTON — March 15, 2013 — BPM Microsystems announces that it will exhibit its award-winning 2800ISP parallel in-system device programmer in Booth #2134 at the DESIGN West conference and exhibition, scheduled to take place April 22-25, 2013 at the McEnery Convention Center in San Jose, CA.
The new 2800ISP incorporates the company’s 8th Generation site technology utilizing its Vector Engine Co-Processor® into a custom-designed test fixture, allowing its customers to program flash architectures including eMMC, PCM and Raw NAND, plus MCUs and other device technologies on-board after reflow. In 2012, the company added support for third party functional testing, such as boundary scan, with the capability to test up to 240 pins in addition to the 960 pins available for programming.
Ideal for medium- to high-volume production, the 2800ISP is configurable and can program up to 16 devices in parallel. Like all 8th Generation programmers, the 2800ISP with BPM’s Vector Engine Co-Processor is capable of achieving an amazing peak operating rate of 12.8 Gb per second. This solves the test bottleneck while allowing the operator to program the latest data just in time, all while attaining a very low programming cost per device.
For more information, meet with company representatives in Booth #2134 at the show.